Montreal, Canada
June 16, 2002
June 16, 2002
June 19, 2002
2153-5965
7
7.787.1 - 7.787.7
10.18260/1-2--10350
https://peer.asee.org/10350
409
Main Menu
Session _3647_
Laboratory Development for a VHDL Design Course
George H. Zion Electrical, Computer, and Telecommunication Engineering Technology Rochester Institute of Technology Rochester, NY 14623
Abstract
Due to the proliferation of highly integrated programmable logic devices, (PLD, CPLD, and FPGA), the traditional methods for performing digital logic design has given way to a development process that involves extensive use hardware descriptive languages. In industry, the two languages that have become prominent are VHDL and Verilog.
This paper provides a brief overview of the VHDL hardware descriptive languages and discusses the course and laboratory development for a VHDL design course for the Computer Engineering Technology program at Rochester Institute of Technology.
Proceedings of the 2002 American Society of Engineering Education Annual Conference & Exposition Copyright © 2002, American Society for Engineering Education
Main Menu
Zion, G. (2002, June), Laboratory Development For A Vhdl Design Course Paper presented at 2002 Annual Conference, Montreal, Canada. 10.18260/1-2--10350
ASEE holds the copyright on this document. It may be read by the public free of charge. Authors may archive their work on personal websites or in institutional repositories with the following citation: © 2002 American Society for Engineering Education. Other scholars may excerpt or quote from these materials with the same citation. When excerpting or quoting from Conference Proceedings, authors should, in addition to noting the ASEE copyright, list all the original authors and their institutions and name the host city of the conference. - Last updated April 1, 2015